Date/Time
Date(s) - 02/17/2021
12:00 PM - 1:00 PM
Add to Google Calendar or iCal/Outlook Calendar
To watch the recorded webinar, click on the recording.
Play Video
Speaker:
Dr. Jeyavijayan (JV) Rajendran, Asisstant Professor at Texas A&M University
Abstract:
In this work, we take a deep dive into microarchitectural security from a hardware designer’s perspective by reviewing state-of-the-art approaches used to detect hardware vulnerabilities at design time. We show that a protection gap currently exists, leaving chip designs vulnerable to software-based attacks that can exploit these hardware vulnerabilities.
Speaker Bio:
Jeyavijayan (JV) Rajendran (S’09, M’15) is an Assistant Professor in the Department of Electrical and Computer Engineering at Texas A&M University. Previously, he was an Assistant Professor at UT Dallas between 2015 and 2017. He obtained his Ph.D. degree in the Electrical and Computer Engineering Department at New York University in August 2015.
Prof. Rajendran’s research interests include hardware security and computer security. His research has won the the ACM SIGDA Outstanding Young Faculty Award in 2019, NSF CAREER Award in 2017, the ACM SIGDA Outstanding Ph.D. Dissertation Award in 2017, and the Alexander Hessel Award for the Best Ph.D. Dissertation in the Electrical and Computer Engineering Department at NYU in 2016. He has won three Student Paper Awards (ACM CCS 2013, IEEE DFTS 2013, and IEEE VLSI Design 2012); four ACM Student Research Competition Awards (DAC 2012, ICCAD 2013, DAC 2014, and the Grand Finals 2013); Service Recognition Award from Intel; Third place at Kaspersky American Cup, 2011; and Myron M. Rosenthal Award for Best Academic Performance in M.S. from NYU, 2011. He organizes the annual Embedded Security Challenge, a red-team/blue-team hardware security competition, and has cofounded Hack@DAC, a student security competition co-located with DAC, and FOSTER. He is a member of IEEE and ACM.
Registration
Bookings are closed for this event.